A One-Semester Course in Modeling of VSLI Interconnections - Electronic Circuits and Semiconductor Devices Collection - Ashok K. Goel - Bøger - Momentum Press - 9781606505120 - 29. december 2014
Ved uoverensstemmelse mellem cover og titel gælder titel

A One-Semester Course in Modeling of VSLI Interconnections - Electronic Circuits and Semiconductor Devices Collection

Pris
DKK 515

Bestilles fra fjernlager

Forventes klar til forsendelse 30. dec. - 6. jan. 2026
Julegaver kan byttes frem til 31. januar
Tilføj til din iMusic ønskeseddel
eller

Quantitative understanding of the parasitic capacitances and inductances, and the resultant propagation delays and crosstalk phenomena associated with the metallic interconnections on the very large scale integrated (VLSI) circuits has become extremely important for the optimum design of the state-of-the-art integrated circuits. More than 65 percent of the delays on the integrated circuit chip occur in the interconnections and not in the transistors on the chip. Mathematical techniques to model the parasitic capacitances, inductances, propagation delays, crosstalk noise, and electromigration-induced failure associated with the interconnections in the realistic high-density environment on a chip will be discussed. A One-Semester Course in Modeling of VLSI Interconnections also includes an overview of the future interconnection technologies for the nanotechnology circuits.


340 pages

Medie Bøger     Paperback Bog   (Bog med blødt omslag og limet ryg)
Udgivet 29. december 2014
ISBN13 9781606505120
Forlag Momentum Press
Antal sider 340
Mål 229 × 152 × 229 mm   ·   485 g
Sprog Engelsk