Design of Cmos   Low Power Folding and Interpolating Adc: Optimization of Area and Power   for Medium Resolution Applications - Niranjan Devashrayee - Bøger - LAP LAMBERT Academic Publishing - 9783848480180 - 7. april 2012
Ved uoverensstemmelse mellem cover og titel gælder titel

Design of Cmos Low Power Folding and Interpolating Adc: Optimization of Area and Power for Medium Resolution Applications

Niranjan Devashrayee

Pris
元 675

Bestilles fra fjernlager

Forventes klar til forsendelse 14. - 22. okt.
Tilføj til din iMusic ønskeseddel
Eller

Design of Cmos Low Power Folding and Interpolating Adc: Optimization of Area and Power for Medium Resolution Applications

Folding and Interpolating ADCs have been shown to be an effective means of digitization of high bandwidth signals at intermediate resolution. The book focuses on design of low power Folding and Interpolating ADC using novel cascaded folding amplifier. The architecture improvements and optimization of various sub blocks are discussed in the book. The pre- processing block-folding amplifier is designed to reduce power consumption and settling time. In ADC, comparators consume the major part of the total power. The converter architecture is designed with reduced number of comparators and minimum hardware. For further reduction of latency and number of comparators, folding amplifier is used in the design of coarse and fine converter both. To reduce the power consumption, encoder based on XOR-OR logic is used. The design is implemented using 0.35um technology at 3.3V.

Medie Bøger     Paperback Bog   (Bog med blødt omslag og limet ryg)
Udgivet 7. april 2012
ISBN13 9783848480180
Forlag LAP LAMBERT Academic Publishing
Antal sider 196
Mål 150 × 11 × 226 mm   ·   294 g
Sprog Engelsk  

Vis alle

Mere med Niranjan Devashrayee